Jabatan Pengajian Politeknik # EXAMINATION AND EVALUATION DIVISION DEPARTMENT OF POLYTECHNIC EDUCATION (MINISTRY OF HIGHER EDUCATION) #### ELECTRICAL ENGINEERING DEPARTMENT ## FINAL EXAMINATION JUNE 2012 SESSION **EE301: ELECTRONIC CIRCUITS** DATE: 19 NOVEMBER 2012 (MONDAY) DURATION: 2 HOURS (11.15 AM TO 1.15 PM) This paper consists of TEN (10) pages including the front page. Section A1: Objective (10 Question) Section A2: Fill in the blank (10 Question) Section B : Structured (10 Question) Section C: Essay (2 Question) Answer all questions ## CONFIDENTIAL DO NOT OPEN THIS QUESTION PAPER UNTIL INSTRUCTED BY THE CHIEF INVIGILATOR (The CLO stated is for reference only.) ### SECTION A (20 marks) Instruction: This section consists of TEN (10) multiple choice questions and TEN (10) fill in the blanks questions. Write your answers in the answer booklet. ## **SECTION A1 : OBJECTIVE (10 Questions)** 1. "The circuit is used to reduce the voltage difference to zero or at least to a minimum value." The statement refers to circuit. [CLO 1] - A. Transformer - B. Rectifier - C. Filter - D. Regulator - 2. The 78XX-09 produces a regulated output voltage of [CLO 1] - A. 9V - B. 12V - C. 15V 5V - D. | also used for Low pass filter circuits and sensor circuits. What type of Operational Amplifier (OP- | conditioning | | | | | |-----------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | this statement refer to? | | | | | | | A. Inverting | | | | | | | B. Non inverting | | | | | | | C. Integrator | | | | | | | D. Differentiator | | | | | | | | | | | | | | 6. A voltage summing amplifier has | [CLO 1] | | | | | | A. several inputs and several outputs | | | | | | | B. several inputs and one output | | | | | | | C. one input and several outputs | | | | | | | D. one input and one output | | | | | | | | | | | | | | | A timer is connected in a<br>stable mode. Calculate the Time High when R1 = 8 k $\Omega$ ,<br>C1 R2 = 2.5 k $\Omega$ and = 0.1 $\mu$ F are given C = 0.01 $\mu$ F is used as a noise diverter. | | | | | | A. 0.70 ms | [CLO 1] | | | | | | B. 0.72 ms | | | | | | | C. 0.74 ms | | | | | | | D. 0.76 ms | | | | | | | | | | | | | | 8. The function of a high pass filter is to allow | frequency signal to | | | | | | pass through and attenuates the frequency | the cut off point. | | | | | | A. low, above | [CLO 1] | | | | | | B. high, below | | | | | | | C. low, below | | | | | | | D. high, above | | | | | | | | | | | | | [CLO 1] C D 10. The function of an analog to digital converter is to change the \_\_\_\_\_ signal to the \_\_\_\_\_ signal. [CLO 1] - A. analog, digital - B. analog, analog - C. digital, analog - D. digital, digital ### SECTION A2: FILL IN THE BLANKS (10 Questions) | <del>-11.</del> | Complete the block diagram of a DC power supply marked Z in | [CLO 1] | |-----------------|-----------------------------------------------------------------------------------------------------------|--------------| | | Figure 2. | [0201] | | | TRANSFORMER RECTIFIER Z REGULATOR VOLTAGE | | | | DIVIDER | | | 12. | Figure 2 The Filter circuit is used in DC power supply to convert the to the | [CLO 1] | | 13. | Only if the condition of $\beta A = $ is satisfied, the self-sustained oscillations can function. | [CLO 1] | | 14. | The comparator is considered aloop Operational Amplifier (OP-AMP)) circuit. | [CLO 1] | | 15. | The most common IC for Operational Amplifier (OP-AMP) is Integrated Circuit (IC) | [CLO 1] | | 16. | CMRR stands for | [CLO 1] | | 17. | The Timer 555 consists of two, a flip-flop, a discharge transistor and a resistive voltage divider. | [CLO 1] | | 18. | The is also known as <i>notch</i> . | [CLO 1] | | 19. | In analyzing filters, the unit is often used to describe the amount of attenuation offered by the filter. | [CLO 1] | | 20. | The resolution of a Digital Analogue Converter (DAC) or Analogue Digital Converter (ADC) specifies the | [CLO 1] | | | | Page 6 of 10 | ## **SECTION B: STRUCTURED (10 Questions)** Instruction: This section consists of TEN (10) subjective questions. Write your answer in the answer booklet. **QUESTION 1** List THREE (3) types of regulator circuit. [CLO 1] (3 marks) **QUESTION 2** Explain the function of a rectifier. Draw the input and output [CLO 1] waveforms for the full wave rectifier. (3 marks) **QUESTION 3** State THREE (3) types of Sinusoidal Oscillator circuit. [CLO 1] (3 marks) **QUESTION 4** Given that C1=10uF and C2=0.47uF, what is the resonant [CLO 1] frequency for Colpitts Oscillator. (3 marks) **QUESTION 5** Determine the close loop voltage gain for Figure 3 below. [CLO 1] Figure 3 | | QUESTION 6 | | | |----------|---------------------------------------------------------------------------------------------|-----------|--| | | State the differences between Astable and Bistable multivibrator | [CLO 1] | | | ] | mode in Timer 555 IC. | (3 marks) | | | ]<br>: | QUESTION 7 | | | | | The timer 555 is connected in monostable multivibrator mode. | [CLO 1] | | | | Determine the duration of output pulse when the value of R=10 k $\Omega$ and C=0.1 $\mu$ F. | (3 marks) | | | | | | | | 1 | QUESTION 8 | | | | | Calculate the cut-off frequency of an active low pass filter with | [CLO 1] | | | | $R{=}50\Omega$ and $C{=}0.01\mu F.$ | (3 marks) | | | <u> </u> | QUESTION 9 | | | | | Draw a filter circuit for | [CLO 1] | | | | i. Passive Low Pass Filter | (3 marks) | | | | ii. Active Low Pass Filter | | | | | | | | | | QUESTION 10 | | | | | Briefly explain the differences between A/D converter and D/A | [CLO 1] | | | | converter. | (3 marks) | | | | | | | #### **SECTION C : ESSAY (2 Questions)** Instruction: This section consists of TWO [2] essay questions. Answer all questions. #### **QUESTION 1** - (a) The open-loop gain of a certain Operational Amplifier [CLO 1] (Operational Amplifier (OP-AMP)) is 100,000. Its common-mode gain is 0.2. Determine the CMRR in decibels. - (b) Define input bias current and input offset current. [CLO 1] Determine the bias current, I<sub>BIAS</sub>, given that the input currents to an Operational Amplifier (OP-AMP) are 8.3 mA and 7.9mA. - (c) Based on inverting amplifier in Figure 4 [CLO 1] - (i) Determine the closed loop gain (12 marks) - (ii) If a signal voltage of 10mVp is applied, determine the output voltage. - (iii) Draw the phase relationship of input and output voltages. Figure 4